Title The design and implementation of a block cipher ASIC
Authors Jiang, Anping
Sheng, Shimin
Fu, Yiling
Liu, Yue
Ji, Lijiu
Affiliation Institute of Microelectronics, Peking University, No. 1, Zaoshu Street, Chengfu Road, Beijing, 100871, China
Issue Date 2001
Citation 4th International Conference on ASIC Proceedings.Shanghai, China.
Abstract With the rapid progress of information technology security becomes one of the key factors in information storage, communication and processing. For the reason of speed and security, the requirement for VLSI chips or modules that support data encryption and decryption increases rapidly. The design and implementation of a data ciphering processor (DCP) chip adopting block cipher algorithm is demonstrated in this paper. The cipher algorithm is qualified for commercial use. The plaintext, ciphertext and key are all 64-bit long. A top-down design flow is used in the implementation. Several methods are employed to enhance the security of the chip. A standard-cell library is also developed in the design. All the design and implementation of this DCP are performed in China. A 0.9um double-layer-metal CMOS technology is adopted for manufacture. The chip achieves the required result in the first time implementation. The encryption/decryption processing speed reaches 40MBit/s.
URI http://hdl.handle.net/20.500.11897/294777
Indexed EI
Appears in Collections: 信息科学技术学院

Files in This Work
There are no files associated with this item.

Web of Science®


0

Checked on Last Week

百度学术™


0

Checked on Current Time




License: See PKU IR operational policies.