Title A New Parallel Processor Architecture for Genus 2 Hyperelliptic Curve Cryptosystems
Authors Fang, Yuejian
Wu, Zhonghai
Affiliation Peking Univ, Sch Elect Engn & Comp Sci, Beijing 100871, Peoples R China.
Keywords HECC
Parallel cores
Instruction-level parallelism
Pipeline
IMPLEMENTATION
Issue Date 2012
Citation 2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI)..
Abstract Hyperelliptic curve cryptosystem (HECC) is much more efficient than RSA and elliptic curve cryptosystem (ECC) for its shorter key lengths. Hyperelliptic curve cryptosystems can be sped up by parallel execution on hardware accelerators, yet none of previous efforts can sufficiently support parallel processing with reasonable resources. In this paper, we propose a new parallel processor architecture for HECC, which supports sufficient instruction-level parallel processing. In the architecture, Parallel finite field (FF) cores are designed, and each core consists of a control unit, a register file, an ALU and a ROM. Instruction-level parallelism (ILP) with pipeline is achieved in this architecture. The results show that the implementation can achieve much better performance than other hardware implementations done to date.
URI http://hdl.handle.net/20.500.11897/292840
DOI 10.1109/ISVLSI.2012.24
Indexed EI
CPCI-S(ISTP)
Appears in Collections: 信息科学技术学院

Files in This Work
There are no files associated with this item.

Web of Science®


2

Checked on Last Week

Scopus®



Checked on Current Time

百度学术™


0

Checked on Current Time

Google Scholar™





License: See PKU IR operational policies.